# **Advanced Computer Architecture**

# 2<sup>nd</sup> Semester 2024

#### **Course Information**

# Instructor

Name: Dennis Gookyi

Email: <a href="mailto:dennisgookyi@gmail.com">dennisgookyi@gmail.com</a>

Website: <a href="https://sites.google.com/view/eisedlab">https://sites.google.com/view/eisedlab</a>

# **Class Meeting**

Morning Session: Thursday 08:00 AM – 11:00 AM

#### **Textbooks**

- 1. David A. Patterson, John L. Hennessy: <u>Computer Organization and</u> Design, The Hardware/Software Interface – RISC-V Edition
- 2. Ming-Bo Lin<u>: Digital System Designs and Practices Using Verilog HDL and FPGAs</u>

#### **Course Site**

https://github.com/dennisgookyi/Advanced-Computer-Architecture

# **Expected Learning Outcomes**

- Understand the basic building blocks of digital systems
- Understand the Instruction Set Architecture of RISC-V Processor
- Understand the inner workings of a RISC-V Processor
- Understand the fundamentals of Designing a RISC-V Processor

# Schedule

| Lecture | Topic                                                      |
|---------|------------------------------------------------------------|
| 01      | Course Overview                                            |
| 02      | Transistors to Logic Gates                                 |
| 03      | Combinational Logic Design                                 |
| 04      | Memory Elements                                            |
| 05      | Sequential Logic Design                                    |
| 06      | Introduction to RISC-V Processor                           |
| 07      | RISC-V Single Cycle Implementation                         |
| 08      | Designing a RISC-V Single Cycle Processor from the Scratch |
| 09      | Project                                                    |

# **Useful Links**

- 1. <a href="https://riscv.org">https://riscv.org</a>
- 2. https://en.wikichip.org/wiki/WikiChip
- 3. <a href="https://allaboutfpga.com/product/edge-artix-7-fpga-development-board/">https://allaboutfpga.com/product/edge-artix-7-fpga-development-board/</a>
- 4. <a href="https://riscv.org/wp-content/uploads/2017/05/riscv-spec-v2.2.pdf">https://riscv.org/wp-content/uploads/2017/05/riscv-spec-v2.2.pdf</a>
- 5. <a href="https://www.elsevier.com/">https://www.elsevier.com/</a> data/assets/pdf file/0011/297533/RISC-V-Reference-Data.pdf#RISC-V%20Reference%20Data